Folgen
Lisa R. McIlwain
Lisa R. McIlwain
Synopsys Scientist, Synopsys, Inc.
Bestätigte E-Mail-Adresse bei synopsys.com
Titel
Zitiert von
Zitiert von
Jahr
Hierarchical verification for equivalence checking of designs
L McIlwain, D Anastasakis, S Pilarski
US Patent 6,668,362, 2003
232003
Reducing x-pessimism in gate-level simulation and verification
A Salz, GR Maturana, IH Moon, LR McIlwain
US Patent 8,650,513, 2014
142014
Efficient equivalence checking with partitions and hierarchical cut-points
D Anastasakis, L McIlwain, S Pilarski
Proceedings of the 41st annual Design Automation Conference, 539-542, 2004
82004
Concurrent formal verification of logic synthesis
LR McIlwain, MS Quayle, E Odiz, P Groeneveld, JW Hagerman, ...
US Patent 10,643,012, 2020
12020
Formal gated clock conversion for field programmable gate array (FPGA) synthesis
L McIlwain, F Rahim, G Plassan, DR Senapati
US Patent 11,526,641, 2022
2022
Das System kann den Vorgang jetzt nicht ausführen. Versuchen Sie es später erneut.
Artikel 1–5