Magnetic racetrack memory: From physics to the cusp of applications within a decade R Bläsing, AA Khan, PC Filippou, C Garg, F Hameed, J Castrillon, ... Proceedings of the IEEE 108 (8), 1303-1321, 2020 | 142 | 2020 |
Simultaneously optimizing DRAM cache hit latency and miss rate via novel set mapping policies F Hameed, L Bauer, J Henkel 2013 International Conference on Compilers, Architecture and Synthesis for …, 2013 | 48 | 2013 |
Shiftsreduce: Minimizing shifts in racetrack memory 4.0 AA Khan, F Hameed, R Bläsing, SSP Parkin, J Castrillon ACM Transactions on Architecture and Code Optimization (TACO) 16 (4), 1-23, 2019 | 44 | 2019 |
RTSim: A cycle-accurate simulator for racetrack memories AA Khan, F Hameed, R Bläsing, S Parkin, J Castrillon IEEE Computer Architecture Letters 18 (1), 43-46, 2019 | 43 | 2019 |
Dynamic thermal management in 3D multi-core architecture through run-time adaptation F Hameed, MA Al Faruque, J Henkel 2011 Design, Automation & Test in Europe, 1-6, 2011 | 39 | 2011 |
Performance and energy-efficient design of STT-RAM last-level cache F Hameed, AA Khan, J Castrillon IEEE Transactions on Very Large Scale Integration (VLSI) Systems 26 (6 …, 2018 | 38 | 2018 |
Reducing latency in an SRAM/DRAM cache hierarchy via a novel tag-cache architecture F Hameed, L Bauer, J Henkel Proceedings of the 51st Annual Design Automation Conference, 1-6, 2014 | 31 | 2014 |
VAET-STT: Variation aware STT-MRAM analysis and design space exploration tool SM Nair, R Bishnoi, MS Golanbari, F Oboril, F Hameed, MB Tahoori IEEE Transactions on Computer-Aided Design of Integrated Circuits and …, 2017 | 24 | 2017 |
Reducing inter-core cache contention with an adaptive bank mapping policy in DRAM cache F Hameed, L Bauer, J Henkel 2013 International Conference on Hardware/Software Codesign and System …, 2013 | 22 | 2013 |
Adaptive cache management for a combined SRAM and DRAM cache hierarchy for multi-cores F Hameed, L Bauer, J Henkel 2013 Design, Automation & Test in Europe Conference & Exhibition (DATE), 77-82, 2013 | 22 | 2013 |
Dynamic cache management in multi-core architectures through run-time adaptation F Hameed, L Bauer, J Henkel 2012 Design, Automation & Test in Europe Conference & Exhibition (DATE), 485-490, 2012 | 22 | 2012 |
Design of high performance fpga based face recognition system I Sajid, MM Ahmed, I Taj, M Humayun, F Hameed Progress in Electromagnetic Research Symposium Proceeding, 504-510, 2008 | 22 | 2008 |
Optimizing tensor contractions for embedded devices with racetrack memory scratch-pads AA Khan, NA Rink, F Hameed, J Castrillon Proceedings of the 20th ACM SIGPLAN/SIGBED International Conference on …, 2019 | 17 | 2019 |
Architecting on-chip DRAM cache for simultaneous miss rate and latency reduction F Hameed, L Bauer, J Henkel IEEE Transactions on Computer-Aided Design of Integrated Circuits and …, 2015 | 17 | 2015 |
Efficient STT-RAM last-level-cache architecture to replace DRAM cache F Hameed, C Menard, J Castrillon Proceedings of the International Symposium on Memory Systems, 141-151, 2017 | 16 | 2017 |
Architecting STT last-level-cache for performance and energy improvement F Hameed, MB Tahoori 2016 17th International Symposium on Quality Electronic Design (ISQED), 319-324, 2016 | 15 | 2016 |
SHRIMP: Efficient instruction delivery with domain wall memory J Multanen, P Jääskeläinen, AA Khan, F Hameed, J Castrillon 2019 IEEE/ACM International Symposium on Low Power Electronics and Design …, 2019 | 14 | 2019 |
Generalized data placement strategies for racetrack memories AA Khan, A Goens, F Hameed, J Castrillon 2020 Design, Automation & Test in Europe Conference & Exhibition (DATE …, 2020 | 13 | 2020 |
ALPHA: A novel algorithm-hardware co-design for accelerating DNA seed location filtering F Hameed, AA Khan, J Castrillon IEEE Transactions on Emerging Topics in Computing 10 (3), 1464-1475, 2021 | 12 | 2021 |
Nvmain extension for multi-level cache systems AA Khan, F Hameed, J Castrillon Proceedings of the Rapido'18 Workshop on Rapid Simulation and Performance …, 2018 | 11 | 2018 |